Design Verification Engineer Job at Apple Inc., Austin, TX

cGxQSExwU25EY2NzUkFHcGVpMDFPaWRlR1E9PQ==
  • Apple Inc.
  • Austin, TX

Job Description

At Apple, we work every single day to craft products that enrich people’s lives. Do you love working on challenges that no one has solved yet? Do you like changing the game? We have an opportunity for an exceptionally talented design verification engineer. As a member of our dynamic group, you will have the rare and rewarding opportunity to craft upcoming products that will delight and encourage millions of Apple’s customers every single day. This role is for someone with DV experience who will help to produce fully functional first silicon for Analog/Digital IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.

Description

In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are expected to: Develop detailed test and coverage plans based on the micro-architecture Develop verification methodology suitable for the IP, ensuring a scalable and portable environment. Develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage. Develop verification plans for all features under your care. Execute verification plans, including design bring-up, DV environment bring-up, regression enabling all features under your care, and debug of the test failures. Develop block, IP and SoC level test-benches Track and report DV progress using a variety of metrics, including bugs and coverage. Develop IP simulation environment, and work closely with analog team to ensure overall bug-free IP design.

Minimum Qualifications

  • BS degree in technical subject area with minimum 10 years of proven experience.

Key Qualifications

Preferred Qualifications

  • Advanced knowledge of SystemVerilog and UVM
  • Experience developing scalable and portable test-benches
  • Experience with verification methodologies and tools such as simulators, waveform viewers, build/run automation, coverage collection, gate level simulations
  • Experience with serial protocols such as PCIe or USB
  • Experience with IP verification method
  • Deep knowledge with IPs developments such as PHYs, PLLs etc.
  • In lieu of UVM knowledge, C/C++ experienced level knowledge
  • Excellent knowledge of one of the scripting languages: Python, Perl, TCL
  • Proven knowledge of formal verification methodology

Education & Experience

Additional Requirements

  • Apple is an equal opportunity employer that is committed to inclusion and diversity. We take affirmative action to ensure equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant.
In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are expected to: Develop detailed test and coverage plans based on the micro-architecture Develop verification methodology suitable for the IP, ensuring a scalable and portable environment. Develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage. Develop verification plans for all features under your care. Execute verification plans, including design bring-up, DV environment bring-up, regression enabling all features under your care, and debug of the test failures. Develop block, IP and SoC level test-benches Track and report DV progress using a variety of metrics, including bugs and coverage. Develop IP simulation environment, and work closely with analog team to ensure overall bug-free IP design.

Job Tags

Similar Jobs

State of Indiana

Governor's Summer Intern - Comptroller ACFR Generalist Job at State of Indiana

 .... A Day in the Life: As a Comptroller ACFR Generalist intern, youll gain valuable hands-on experience by: Assisting with...  ...reading and preparing adjustments related to Pension and OPEB actuarial reports, preparing communications with state agencies and digesting... 

Auto Glass Perfections

Remote Data Entry Clerk Job at Auto Glass Perfections

Job Description: Data Entry Clerk (Remote) Position: Data Entry Clerk (Remote) Job Type: Full-Time/Part-Time Location: Remote (Work from Home) Reports To: Data Entry Supervisor/Manager About the Role: We are seeking a highly organized and detail-oriented... 

Community College of Baltimore County

Anthropology/Sociology ? Adjunct Faculty | Community College of Baltimore County Job at Community College of Baltimore County

 ...convenient CCBC centers along with off-site community locations. Teach day and/or evening courses in Anthropology and/or Sociology, such as Introduction to Cultural Anthropology, Introduction to Sociology, The Sociology of Race, Ethnicity, and Culture, and Social... 

Mamaroneck Union Free School District

Remote Data Entry Clerk (Part-Time&Full-Time) Job at Mamaroneck Union Free School District

 ...The Mamaroneck Union Free School District is seeking a detail-oriented and organized Remote Data Entry Clerk to join our team on a part-time and full-time basis. As a Data Entry Clerk, you will be responsible for accurately and efficiently entering data into our systems... 

OnIt Athlete

Regional Sales Associate Job at OnIt Athlete

 ...our clients. OnIt athlete is on track to work with over 65 Universities and 215 teams in...  ...In 2024, OnIt Athlete is on track to pay student athletes over $5 million. Position: Regional...  ...is a plus. Benefits Work From Home Training & Development...